

#### Ultra-Thin ZrO<sub>2</sub> as an Alternative Gate Dielectric

Presentation to the NSF/ERC Center May 10, 2001

J. P. Chang Department of Chemical Engineering University of California, Los Angeles, CA 90095

J. P. Chang, Electronic Materials Processing Laboratory

## **From the Dawn of Transistors**



#### First Transistor Bell Labs, 1947

Atomic Scale Transistor Bell Labs, Lucent Technologies, 1997



Bardeen, Brattain & Shockley

Baumann, Klemens, Kornblit, Tennant and Timp

- Near atomic scale transistor is proven to be functional
- Further scaling requires New Dielectric Materials !

J. P. Chang, Electronic Materials Processing Laboratory

## **Motivation and Challenge**



#### **Factors affect device performance**

- Dielectric materials
- Surface cleanliness
- Thin film deposition and etching



J. P. Chang, Electronic Materials Processing Laboratory

## **SIA Roadmap**



|                                | 1999              | 2001              | 2003              | 2006              | 2009  | 2012  |
|--------------------------------|-------------------|-------------------|-------------------|-------------------|-------|-------|
| Gate Length                    | 575               | 475               | 415               | 320               | 220   | 160   |
| Gate Dielectric thickness      | 10-16             | 6-10              | 6-10              | 5-6               | <5    | <5    |
| Metal (atoms/cm <sup>2</sup> ) | $4 \times 10^{9}$ | 3×10 <sup>9</sup> | $2 \times 10^{9}$ | $1 \times 10^{9}$ | <109  | <109  |
| ILD low-κ                      | 2.5               | 2 - 2.5           | 1.5 - 2           | 1.5               | ≤ 1.5 | ≤ 1.5 |

#### Unit of length = $\pi$ Angstroms ~ 1 Silicon Atom

- Reasons and challenges for high- $\kappa$  dielectric materials:
  - Reduce tunneling current through ultra-thin dielectrics
  - Etchable
- Reasons and challenges for high- $\kappa$  dielectric materials:
  - Reduce RC delay and cross-talking

#### **Metal Oxide Selection**





J. P. Chang, Electronic Materials Processing Laboratory

## **Additional Consideration**



| Dielectric                      | 3      | V <sub>BD</sub> (MV/cm) | $E_{g}(eV)$ |
|---------------------------------|--------|-------------------------|-------------|
| SiO <sub>2</sub>                | 3.9    | 12-15                   | 8           |
| SiO <sub>x</sub> N <sub>y</sub> | ~4     | 15-16                   | 6           |
| Si <sub>3</sub> N <sub>4</sub>  | 7-9    | 10-11                   | 5           |
| TiO <sub>2</sub>                | 80-120 | 0.5                     | 4           |
| Ta <sub>2</sub> O <sub>5</sub>  | 20-25  | 3-5                     | 3-4         |
| ZrO <sub>2</sub>                | 15-22  | 15-20                   | 5-7         |
| Y <sub>2</sub> O <sub>3</sub>   | 12-15  | 4-5                     | 6           |
| $Al_2O_3$                       | 9-12   | 10                      | 8           |
| ZrSiO <sub>4</sub>              | 13     | ?                       | ?           |

•  $ZrO_2$  has high  $\varepsilon$ , large  $V_{BD}$ , and wide band gap

J. P. Chang, Electronic Materials Processing Laboratory





- Surface reaction: kinetically driven chemical reactions
- Gas phase reaction: lower reaction activation barrier
- **RTCVD** and **PECVD**

J. P. Chang, Electronic Materials Processing Laboratory

#### **Process Schematic**





• Fully integrated in-situ chemical processing

J. P. Chang, Electronic Materials Processing Laboratory

#### **Process Sequence**





- Precursor:  $Zr(OC_4H_9)_4$ 
  - Time
  - Bubbler temperature
  - Substrate temperature
- Oxygen
  - Time
  - Substrate temperature
- Chamber base pressure  $\sim 10^{-7}$  torr ۲
- Substrate temperature < 300°C ۲
- Substrate temperature ~ 350°C ۲
- ۲

no deposition

- atomic layer deposition
- Substrate temperature ~ 500°C

multi-layer deposition

## **Atomic Layer Deposition**





• Nearly atomic deposition at  $T_{sub} \sim 350^{\circ}C$ 

J. P. Chang, Electronic Materials Processing Laboratory





- Reaction limited to transport limited transition
- β-hydride elimination could regenerate surface hydroxyl groups

J. P. Chang, Electronic Materials Processing Laboratory



- Oxidation time is held constant at 20 seconds
- Film Thickness depends strongly on precursor exposure time.

J. P. Chang, Electronic Materials Processing Laboratory





•Film thickness is nearly independent on oxygen exposure time.

J. P. Chang, Electronic Materials Processing Laboratory





• Film thickness decreases slightly at higher oxidation temperature

J. P. Chang, Electronic Materials Processing Laboratory

## **Deposition Uniformity**





- Deposition rate and stoichiometry strongly depend on the temperature profile
- RTCVD requires <u>much less energy</u> than typical oxidation process using furnace (eg. Heating Time from RT to 500°C : 15sec. by RTCVD vs. 45min in a furnace)

J. P. Chang, Electronic Materials Processing Laboratory

## **Film Morphology**





• Surface roughness depends strongly on process conditions.

J. P. Chang, Electronic Materials Processing Laboratory

#### **Index of Refraction**





• Index of refraction ~ 2.1 (consistent with literature values)

J. P. Chang, Electronic Materials Processing Laboratory

### **Chemical States Analysis**



• Stoichiometric ZrO<sub>2</sub> deposited with some carbon incorporation

J. P. Chang, Electronic Materials Processing Laboratory







- O-H stretching vibration (3200-3700 cm<sup>-1</sup>) scaled linearly with film thicknesses
- C-H stretching vibration (2920 cm<sup>-1</sup>) was invariant with film thicknesses
- Most hydrocarbons were due to air exposure

J. P. Chang, Electronic Materials Processing Laboratory



## **Thermal Stability of ZrO<sub>2</sub>**



• Good thermal stability with carbon reduction at high temperatures

J. P. Chang, Electronic Materials Processing Laboratory

#### **X-ray Diffraction**





J. P. Chang, Electronic Materials Processing Laboratory



- Poly-silicon capped ZrO<sub>2</sub> thin film
- ZrSiO<sub>4</sub>: thermally stable and chemically inert

J. P. Chang, Electronic Materials Processing Laboratory

#### **High Resolution TEM**









- Interfacial layer exists between Si and ZrO<sub>2</sub>
- Monoclinic ZrO<sub>2</sub> and amorphous ZrSiO<sub>4</sub>

J. P. Chang, Electronic Materials Processing Laboratory

# **MEIS Composition Profiling**



- 100keV H+ (thickness agrees with ellipsometry measurement)
- Significant mixing at the interface

J. P. Chang, Electronic Materials Processing Laboratory

## **SiN Interfacial Barrier**





J. P. Chang, Electronic Materials Processing Laboratory

## **Excellent Step Coverage**



#### **High Aspect Ratio Nano-Cylinders**



- Highly uniform thin film deposited over memory cells!
- Simulation verifies conformality vs. reactant sticking coefficients

J. P. Chang, Electronic Materials Processing Laboratory

### **MOS Capacitors**





• Effective dielectric constant = 15 (1 MHz)

• Small hysteresis and low leakage current

J. P. Chang, Electronic Materials Processing Laboratory

## **NMOSFET Devices**





- Device Dimensions:  $W = 100 \ \mu m$ ;  $L = 1, 2, 4, 8, 12, 20, 100 \ \mu m$
- No threshold adjustment
- Low leakage current obtained: 2x10<sup>-7</sup> A/cm<sup>2</sup> @ 1.5 V
- No obvious breakdown at -5V

J. P. Chang, Electronic Materials Processing Laboratory





- Amorphous and stoichiometric ZrO<sub>2</sub> deposited by RTCVD
- Dielectric constant and index of refraction are 15 and 2.1, respectively
- Interfacial ZrSiO<sub>4</sub> poses challenges in device integration
- High breakdown field and low leakage current obtained for ZrO<sub>2</sub> based MOSCAP and NMOSFET devices
- RTCVD and etching are critical to the utilization of novel dielectric materials

## Acknowledgement



- Wilson Lin, Karen Chu, Lin Sha
- Dr. Grant Pan and Dr. Byeong-Ok Cho
- NSF Career Award
- Steag CVD and Mattson Technologies
- UC-SMART Program
- Bell Labs, Lucent Technologies
- Dr. Avishai Kepten, Michael Sendler, Robin Bloom, Sagy Levy, Yao-zhi Hu
- Dr. Shlomo Berger, Technion University, Israel
- Professor Rick Garfunkel, Rutgers University
- Dr. Piero Pianetta, Stanford Synchrotron Radiation Lab
- Dr. Yves Chabal, Xiang Zhang, Lucent Technologies